fc232b0d8baeaf4a23e650a3347a72a1890173da
RISC-V CPU
Harvard architecture
Desired features:
- 1- or 5-stage pipeline selectable via parameter
- AXI-lite Master for both instruction and data memory
- 32, 64, or 128 bit word size
- floating point support
- multiplication
- division
- instruction and data caches
Description
Languages
Verilog
44.4%
SystemVerilog
36.4%
Assembly
14.9%
Makefile
3.8%
Shell
0.4%