black
This commit is contained in:
parent
a433fa8304
commit
610e37f107
|
@ -1,8 +1,9 @@
|
||||||
import pcbnew
|
|
||||||
import os
|
import os
|
||||||
|
import zipfile
|
||||||
from datetime import datetime
|
from datetime import datetime
|
||||||
from pathlib import Path
|
from pathlib import Path
|
||||||
import zipfile
|
|
||||||
|
import pcbnew
|
||||||
|
|
||||||
__all__ = ["FabOutputs"]
|
__all__ = ["FabOutputs"]
|
||||||
|
|
||||||
|
@ -45,33 +46,36 @@ class FabOutputs(pcbnew.ActionPlugin):
|
||||||
("Front Silkscreen", "gto", pcbnew.F_SilkS),
|
("Front Silkscreen", "gto", pcbnew.F_SilkS),
|
||||||
("Front Mask", "gts", pcbnew.F_Mask),
|
("Front Mask", "gts", pcbnew.F_Mask),
|
||||||
("Front Copper", "gtl", pcbnew.F_Cu),
|
("Front Copper", "gtl", pcbnew.F_Cu),
|
||||||
*[(f'Inner Layer {layer} Copper', f'g{layer}', layer) for layer in range(1, layer_count-1)],
|
*[
|
||||||
('Back Copper', 'gbl', pcbnew.B_Cu),
|
(f"Inner Layer {layer} Copper", f"g{layer}", layer)
|
||||||
('Back Mask', 'gbs', pcbnew.B_Mask),
|
for layer in range(1, layer_count - 1)
|
||||||
('Back SilkScreen', 'gbo', pcbnew.B_SilkS),
|
],
|
||||||
('Back Paste', 'gbp', pcbnew.B_Paste),
|
("Back Copper", "gbl", pcbnew.B_Cu),
|
||||||
('Edges Cuts', 'gm1', pcbnew.Edge_Cuts),
|
("Back Mask", "gbs", pcbnew.B_Mask),
|
||||||
('Drill', 'drl', None),
|
("Back SilkScreen", "gbo", pcbnew.B_SilkS),
|
||||||
|
("Back Paste", "gbp", pcbnew.B_Paste),
|
||||||
|
("Edges Cuts", "gm1", pcbnew.Edge_Cuts),
|
||||||
|
("Drill", "drl", None),
|
||||||
]
|
]
|
||||||
|
|
||||||
stackup = [
|
stackup = [
|
||||||
# [pcbnew layer, file extension, thickness, comment]
|
# [pcbnew layer, file extension, thickness, comment]
|
||||||
[pcbnew.F_Paste, 'gtp', None, "SN63/PB37"],
|
[pcbnew.F_Paste, "gtp", None, "SN63/PB37"],
|
||||||
[pcbnew.F_SilkS, 'gto', None, "White"],
|
[pcbnew.F_SilkS, "gto", None, "White"],
|
||||||
[pcbnew.F_Mask, 'gts', 1, "Explicit mask material"],
|
[pcbnew.F_Mask, "gts", 1, "Explicit mask material"],
|
||||||
[None, None, None, "ENIG"],
|
[None, None, None, "ENIG"],
|
||||||
[pcbnew.F_Cu, 'gtl', 2.1, "copper roughness"],
|
[pcbnew.F_Cu, "gtl", 2.1, "copper roughness"],
|
||||||
[None, None, 10, "Dielectric stuff"],
|
[None, None, 10, "Dielectric stuff"],
|
||||||
[1, 'g1', 0.7, "Copper roughness"],
|
[1, "g1", 0.7, "Copper roughness"],
|
||||||
[None, None, 24, "Dielectric stuff"],
|
[None, None, 24, "Dielectric stuff"],
|
||||||
[None, None, 12, "Dielectric stuff"],
|
[None, None, 12, "Dielectric stuff"],
|
||||||
[2, 'g2', 0.7, "Copper roughness"],
|
[2, "g2", 0.7, "Copper roughness"],
|
||||||
[None, None, 10, "Dielectric stuff"],
|
[None, None, 10, "Dielectric stuff"],
|
||||||
[pcbnew.B_Cu, 'gbl', 2.1, "copper roughness"],
|
[pcbnew.B_Cu, "gbl", 2.1, "copper roughness"],
|
||||||
[None, None, None, "ENIG"],
|
[None, None, None, "ENIG"],
|
||||||
[pcbnew.B_Mask, 'gbs', 1, "Explicit mask material"],
|
[pcbnew.B_Mask, "gbs", 1, "Explicit mask material"],
|
||||||
[pcbnew.B_SilkS, 'gbo', None, "White"],
|
[pcbnew.B_SilkS, "gbo", None, "White"],
|
||||||
[pcbnew.B_Paste, 'gbp', None, "SN63/PB37"],
|
[pcbnew.B_Paste, "gbp", None, "SN63/PB37"],
|
||||||
]
|
]
|
||||||
|
|
||||||
board_features = {
|
board_features = {
|
||||||
|
@ -126,22 +130,24 @@ class FabOutputs(pcbnew.ActionPlugin):
|
||||||
|
|
||||||
plot_plan = [
|
plot_plan = [
|
||||||
# ( layer ID, file extension, description)
|
# ( layer ID, file extension, description)
|
||||||
( pcbnew.F_Paste, 'gtp', 'Front Paste' ),
|
(pcbnew.F_Paste, "gtp", "Front Paste"),
|
||||||
( pcbnew.F_SilkS, 'gto', 'Front SilkScreen' ),
|
(pcbnew.F_SilkS, "gto", "Front SilkScreen"),
|
||||||
( pcbnew.F_Mask, 'gts', 'Front Mask' ),
|
(pcbnew.F_Mask, "gts", "Front Mask"),
|
||||||
( pcbnew.F_Cu, 'gtl', 'Front Copper' ),
|
(pcbnew.F_Cu, "gtl", "Front Copper"),
|
||||||
*[(layer, f'g{layer}', f'Inner Layer {layer} Copper') for layer in range(1, layer_count-1)],
|
*[
|
||||||
( pcbnew.B_Cu, 'gbl', 'Back Copper' ),
|
(layer, f"g{layer}", f"Inner Layer {layer} Copper")
|
||||||
( pcbnew.B_Mask, 'gbs', 'Back Mask' ),
|
for layer in range(1, layer_count - 1)
|
||||||
( pcbnew.B_SilkS, 'gbo', 'Back SilkScreen' ),
|
],
|
||||||
( pcbnew.B_Paste, 'gbp', 'Back Paste' ),
|
(pcbnew.B_Cu, "gbl", "Back Copper"),
|
||||||
( pcbnew.Edge_Cuts, 'gm1', 'Edges Cuts' ),
|
(pcbnew.B_Mask, "gbs", "Back Mask"),
|
||||||
|
(pcbnew.B_SilkS, "gbo", "Back SilkScreen"),
|
||||||
|
(pcbnew.B_Paste, "gbp", "Back Paste"),
|
||||||
|
(pcbnew.Edge_Cuts, "gm1", "Edges Cuts"),
|
||||||
]
|
]
|
||||||
|
|
||||||
|
|
||||||
for layer_info in plot_plan:
|
for layer_info in plot_plan:
|
||||||
plot_controller.SetLayer(layer_info[0])
|
plot_controller.SetLayer(layer_info[0])
|
||||||
plot_controller.OpenPlotfile('', pcbnew.PLOT_FORMAT_GERBER, layer_info[2])
|
plot_controller.OpenPlotfile("", pcbnew.PLOT_FORMAT_GERBER, layer_info[2])
|
||||||
plot_controller.PlotLayer()
|
plot_controller.PlotLayer()
|
||||||
|
|
||||||
fname = f"{project_name}{suffix}.{layer_info[1]}"
|
fname = f"{project_name}{suffix}.{layer_info[1]}"
|
||||||
|
@ -169,7 +175,9 @@ class FabOutputs(pcbnew.ActionPlugin):
|
||||||
drill_writer = pcbnew.EXCELLON_WRITER(pcb)
|
drill_writer = pcbnew.EXCELLON_WRITER(pcb)
|
||||||
drill_writer.SetFormat(METRIC, ZERO_FORMAT, INTEGER_DIGITS, MANTISSA_DIGITS)
|
drill_writer.SetFormat(METRIC, ZERO_FORMAT, INTEGER_DIGITS, MANTISSA_DIGITS)
|
||||||
drill_writer.SetOptions(MIRROR_Y_AXIS, HEADER, OFFSET, MERGE_PTH_NPTH)
|
drill_writer.SetOptions(MIRROR_Y_AXIS, HEADER, OFFSET, MERGE_PTH_NPTH)
|
||||||
drill_writer.CreateDrillandMapFilesSet(str(dir_fab), DRILL_FILE, MAP_FILE, REPORTER)
|
drill_writer.CreateDrillandMapFilesSet(
|
||||||
|
str(dir_fab), DRILL_FILE, MAP_FILE, REPORTER
|
||||||
|
)
|
||||||
|
|
||||||
fname = f"{project_name}{suffix}.drl"
|
fname = f"{project_name}{suffix}.drl"
|
||||||
os.rename(dir_fab / f"{project_name}.drl", dir_fab / fname)
|
os.rename(dir_fab / f"{project_name}.drl", dir_fab / fname)
|
||||||
|
@ -214,11 +222,15 @@ class FabOutputs(pcbnew.ActionPlugin):
|
||||||
# Zip
|
# Zip
|
||||||
# ================
|
# ================
|
||||||
|
|
||||||
with zipfile.ZipFile(dir_fab / f"{project_name}{suffix}_fabrication.zip", "w") as z:
|
with zipfile.ZipFile(
|
||||||
|
dir_fab / f"{project_name}{suffix}_fabrication.zip", "w"
|
||||||
|
) as z:
|
||||||
for fname in files_fab:
|
for fname in files_fab:
|
||||||
z.write(dir_fab / fname, arcname=fname)
|
z.write(dir_fab / fname, arcname=fname)
|
||||||
|
|
||||||
with zipfile.ZipFile(dir_asy / f"{project_name}{suffix}_assembly.zip", "w") as z:
|
with zipfile.ZipFile(
|
||||||
|
dir_asy / f"{project_name}{suffix}_assembly.zip", "w"
|
||||||
|
) as z:
|
||||||
for fname in files_fab:
|
for fname in files_fab:
|
||||||
z.write(dir_fab / fname, arcname=Path("fabrication") / fname)
|
z.write(dir_fab / fname, arcname=Path("fabrication") / fname)
|
||||||
for fname in files_asy:
|
for fname in files_asy:
|
||||||
|
|
|
@ -1,2 +1,3 @@
|
||||||
from .FabOutputs import FabOutputs
|
from .FabOutputs import FabOutputs
|
||||||
|
|
||||||
FabOutputs().register() # Instantiate and register to Pcbnew
|
FabOutputs().register() # Instantiate and register to Pcbnew
|
Loading…
Reference in New Issue
Block a user